Design Verification with E

Design Verification with E
Author :
Publisher : Prentice Hall Professional
Total Pages : 418
Release :
ISBN-10 : 0131413090
ISBN-13 : 9780131413092
Rating : 4/5 (90 Downloads)

Synopsis Design Verification with E by : Samir Palnitkar

As part of the Modern Semiconductor Design series, this book details a broad range of e-based topics including modelling, constraint-driven test generation, functional coverage and assertion checking.

The e Hardware Verification Language

The e Hardware Verification Language
Author :
Publisher : Springer Science & Business Media
Total Pages : 352
Release :
ISBN-10 : 9781402080234
ISBN-13 : 1402080239
Rating : 4/5 (34 Downloads)

Synopsis The e Hardware Verification Language by : Sasan Iman

I am glad to see this new book on the e language and on verification. I am especially glad to see a description of the e Reuse Methodology (eRM). The main goal of verification is, after all, finding more bugs quicker using given resources, and verification reuse (module-to-system, old-system-to-new-system etc. ) is a key enabling component. This book offers a fresh approach in teaching the e hardware verification language within the context of coverage driven verification methodology. I hope it will help the reader und- stand the many important and interesting topics surrounding hardware verification. Yoav Hollander Founder and CTO, Verisity Inc. Preface This book provides a detailed coverage of the e hardware verification language (HVL), state of the art verification methodologies, and the use of e HVL as a facilitating verification tool in implementing a state of the art verification environment. It includes comprehensive descriptions of the new concepts introduced by the e language, e language syntax, and its as- ciated semantics. This book also describes the architectural views and requirements of verifi- tion environments (randomly generated environments, coverage driven verification environments, etc. ), verification blocks in the architectural views (i. e. generators, initiators, c- lectors, checkers, monitors, coverage definitions, etc. ) and their implementations using the e HVL. Moreover, the e Reuse Methodology (eRM), the motivation for defining such a gui- line, and step-by-step instructions for building an eRM compliant e Verification Component (eVC) are also discussed.

ASIC/SoC Functional Design Verification

ASIC/SoC Functional Design Verification
Author :
Publisher : Springer
Total Pages : 346
Release :
ISBN-10 : 9783319594187
ISBN-13 : 3319594184
Rating : 4/5 (87 Downloads)

Synopsis ASIC/SoC Functional Design Verification by : Ashok B. Mehta

This book describes in detail all required technologies and methodologies needed to create a comprehensive, functional design verification strategy and environment to tackle the toughest job of guaranteeing first-pass working silicon. The author first outlines all of the verification sub-fields at a high level, with just enough depth to allow an engineer to grasp the field before delving into its detail. He then describes in detail industry standard technologies such as UVM (Universal Verification Methodology), SVA (SystemVerilog Assertions), SFC (SystemVerilog Functional Coverage), CDV (Coverage Driven Verification), Low Power Verification (Unified Power Format UPF), AMS (Analog Mixed Signal) verification, Virtual Platform TLM2.0/ESL (Electronic System Level) methodology, Static Formal Verification, Logic Equivalency Check (LEC), Hardware Acceleration, Hardware Emulation, Hardware/Software Co-verification, Power Performance Area (PPA) analysis on a virtual platform, Reuse Methodology from Algorithm/ESL to RTL, and other overall methodologies.

Metric Driven Design Verification

Metric Driven Design Verification
Author :
Publisher : Springer Science & Business Media
Total Pages : 366
Release :
ISBN-10 : 9780387381527
ISBN-13 : 038738152X
Rating : 4/5 (27 Downloads)

Synopsis Metric Driven Design Verification by : Hamilton B. Carter

The purpose of the book is to train verification engineers on the breadth of technologies available and to give them a utilitarian methodology for making effective use of those technologies. The book is easy to understand and a joy to read. Its organization follows a ‘typical’ verification project from inception to completion, (planning to closure). The book elucidates concepts using non-technical terms and clear entertaining explanations. Analogies to other fields are employed to keep the book light-hearted and interesting.

e-Design

e-Design
Author :
Publisher : Academic Press
Total Pages : 1228
Release :
ISBN-10 : 9780128097366
ISBN-13 : 0128097361
Rating : 4/5 (66 Downloads)

Synopsis e-Design by : Kuang-Hua Chang

e-Design: Computer-Aided Engineering Design, Revised First Edition is the first book to integrate a discussion of computer design tools throughout the design process. Through the use of this book, the reader will understand basic design principles and all-digital design paradigms, the CAD/CAE/CAM tools available for various design related tasks, how to put an integrated system together to conduct All-Digital Design (ADD), industrial practices in employing ADD, and tools for product development. - Comprehensive coverage of essential elements for understanding and practicing the e-Design paradigm in support of product design, including design method and process, and computer based tools and technology - Part I: Product Design Modeling discusses virtual mockup of the product created in the CAD environment, including not only solid modeling and assembly theories, but also the critical design parameterization that converts the product solid model into parametric representation, enabling the search for better design alternatives - Part II: Product Performance Evaluation focuses on applying CAE technologies and software tools to support evaluation of product performance, including structural analysis, fatigue and fracture, rigid body kinematics and dynamics, and failure probability prediction and reliability analysis - Part III: Product Manufacturing and Cost Estimating introduces CAM technology to support manufacturing simulations and process planning, sheet forming simulation, RP technology and computer numerical control (CNC) machining for fast product prototyping, as well as manufacturing cost estimate that can be incorporated into product cost calculations - Part IV: Design Theory and Methods discusses modern decision-making theory and the application of the theory to engineering design, introduces the mainstream design optimization methods for both single and multi-objectives problems through both batch and interactive design modes, and provides a brief discussion on sensitivity analysis, which is essential for designs using gradient-based approaches - Tutorial lessons and case studies are offered for readers to gain hands-on experiences in practicing e-Design paradigm using two suites of engineering software: Pro/ENGINEER-based, including Pro/MECHANICA Structure, Pro/ENGINEER Mechanism Design, and Pro/MFG; and SolidWorks-based, including SolidWorks Simulation, SolidWorks Motion, and CAMWorks. Available on the companion website http://booksite.elsevier.com/9780123820389

Verification, Validation, and Testing of Engineered Systems

Verification, Validation, and Testing of Engineered Systems
Author :
Publisher : John Wiley & Sons
Total Pages : 723
Release :
ISBN-10 : 9781118029312
ISBN-13 : 1118029313
Rating : 4/5 (12 Downloads)

Synopsis Verification, Validation, and Testing of Engineered Systems by : Avner Engel

Systems' Verification Validation and Testing (VVT) are carried out throughout systems' lifetimes. Notably, quality-cost expended on performing VVT activities and correcting system defects consumes about half of the overall engineering cost. Verification, Validation and Testing of Engineered Systems provides a comprehensive compendium of VVT activities and corresponding VVT methods for implementation throughout the entire lifecycle of an engineered system. In addition, the book strives to alleviate the fundamental testing conundrum, namely: What should be tested? How should one test? When should one test? And, when should one stop testing? In other words, how should one select a VVT strategy and how it be optimized? The book is organized in three parts: The first part provides introductory material about systems and VVT concepts. This part presents a comprehensive explanation of the role of VVT in the process of engineered systems (Chapter-1). The second part describes 40 systems' development VVT activities (Chapter-2) and 27 systems' post-development activities (Chapter-3). Corresponding to these activities, this part also describes 17 non-testing systems' VVT methods (Chapter-4) and 33 testing systems' methods (Chapter-5). The third part of the book describes ways to model systems' quality cost, time and risk (Chapter-6), as well as ways to acquire quality data and optimize the VVT strategy in the face of funding, time and other resource limitations as well as different business objectives (Chapter-7). Finally, this part describes the methodology used to validate the quality model along with a case study describing a system's quality improvements (Chapter-8). Fundamentally, this book is written with two categories of audience in mind. The first category is composed of VVT practitioners, including Systems, Test, Production and Maintenance engineers as well as first and second line managers. The second category is composed of students and faculties of Systems, Electrical, Aerospace, Mechanical and Industrial Engineering schools. This book may be fully covered in two to three graduate level semesters; although parts of the book may be covered in one semester. University instructors will most likely use the book to provide engineering students with knowledge about VVT, as well as to give students an introduction to formal modeling and optimization of VVT strategy.

Co-verification of Hardware and Software for ARM SoC Design

Co-verification of Hardware and Software for ARM SoC Design
Author :
Publisher : Elsevier
Total Pages : 287
Release :
ISBN-10 : 9780080476902
ISBN-13 : 0080476902
Rating : 4/5 (02 Downloads)

Synopsis Co-verification of Hardware and Software for ARM SoC Design by : Jason Andrews

Hardware/software co-verification is how to make sure that embedded system software works correctly with the hardware, and that the hardware has been properly designed to run the software successfully -before large sums are spent on prototypes or manufacturing. This is the first book to apply this verification technique to the rapidly growing field of embedded systems-on-a-chip(SoC). As traditional embedded system design evolves into single-chip design, embedded engineers must be armed with the necessary information to make educated decisions about which tools and methodology to deploy. SoC verification requires a mix of expertise from the disciplines of microprocessor and computer architecture, logic design and simulation, and C and Assembly language embedded software. Until now, the relevant information on how it all fits together has not been available. Andrews, a recognized expert, provides in-depth information about how co-verification really works, how to be successful using it, and pitfalls to avoid. He illustrates these concepts using concrete examples with the ARM core - a technology that has the dominant market share in embedded system product design. The companion CD-ROM contains all source code used in the design examples, a searchable e-book version, and useful design tools.* The only book on verification for systems-on-a-chip (SoC) on the market* Will save engineers and their companies time and money by showing them how to speed up the testing process, while still avoiding costly mistakes* Design examples use the ARM core, the dominant technology in SoC, and all the source code is included on the accompanying CD-Rom, so engineers can easily use it in their own designs

SystemVerilog for Verification

SystemVerilog for Verification
Author :
Publisher : Springer Science & Business Media
Total Pages : 500
Release :
ISBN-10 : 9781461407157
ISBN-13 : 146140715X
Rating : 4/5 (57 Downloads)

Synopsis SystemVerilog for Verification by : Chris Spear

Based on the highly successful second edition, this extended edition of SystemVerilog for Verification: A Guide to Learning the Testbench Language Features teaches all verification features of the SystemVerilog language, providing hundreds of examples to clearly explain the concepts and basic fundamentals. It contains materials for both the full-time verification engineer and the student learning this valuable skill. In the third edition, authors Chris Spear and Greg Tumbush start with how to verify a design, and then use that context to demonstrate the language features, including the advantages and disadvantages of different styles, allowing readers to choose between alternatives. This textbook contains end-of-chapter exercises designed to enhance students’ understanding of the material. Other features of this revision include: New sections on static variables, print specifiers, and DPI from the 2009 IEEE language standard Descriptions of UVM features such as factories, the test registry, and the configuration database Expanded code samples and explanations Numerous samples that have been tested on the major SystemVerilog simulators SystemVerilog for Verification: A Guide to Learning the Testbench Language Features, Third Edition is suitable for use in a one-semester SystemVerilog course on SystemVerilog at the undergraduate or graduate level. Many of the improvements to this new edition were compiled through feedback provided from hundreds of readers.

Principles of Verifiable RTL Design

Principles of Verifiable RTL Design
Author :
Publisher : Springer Science & Business Media
Total Pages : 297
Release :
ISBN-10 : 9780792373681
ISBN-13 : 0792373685
Rating : 4/5 (81 Downloads)

Synopsis Principles of Verifiable RTL Design by : Lionel Bening

The first edition of Principles of Verifiable RTL Design offered a common sense method for simplifying and unifying assertion specification by creating a set of predefined specification modules that could be instantiated within the designer's RTL. Since the release of the first edition, an entire industry-wide initiative for assertion specification has emerged based on ideas presented in the first edition. This initiative, known as the Open Verification Library Initiative (www.verificationlib.org), provides an assertion interface standard that enables the design engineer to capture many interesting properties of the design and precludes the need to introduce new HDL constructs (i.e., extensions to Verilog are not required). Furthermore, this standard enables the design engineer to `specify once,' then target the same RTL assertion specification over multiple verification processes, such as traditional simulation, semi-formal and formal verification tools. The Open Verification Library Initiative is an empowering technology that will benefit design and verification engineers while providing unity to the EDA community (e.g., providers of testbench generation tools, traditional simulators, commercial assertion checking support tools, symbolic simulation, and semi-formal and formal verification tools). The second edition of Principles of Verifiable RTL Design expands the discussion of assertion specification by including a new chapter entitled `Coverage, Events and Assertions'. All assertions exampled are aligned with the Open Verification Library Initiative proposed standard. Furthermore, the second edition provides expanded discussions on the following topics: start-up verification; the place for 4-state simulation; race conditions; RTL-style-synthesizable RTL (unambiguous mapping to gates); more `bad stuff'. The goal of the second edition is to keep the topic current. Principles of Verifiable RTL Design, A Functional Coding Style Supporting Verification Processes, Second Edition tells you how you can write Verilog to describe chip designs at the RTL level in a manner that cooperates with verification processes. This cooperation can return an order of magnitude improvement in performance and capacity from tools such as simulation and equivalence checkers. It reduces the labor costs of coverage and formal model checking by facilitating communication between the design engineer and the verification engineer. It also orients the RTL style to provide more useful results from the overall verification process.

Formal Verification

Formal Verification
Author :
Publisher : Elsevier
Total Pages : 426
Release :
ISBN-10 : 9780323956123
ISBN-13 : 0323956122
Rating : 4/5 (23 Downloads)

Synopsis Formal Verification by : Erik Seligman

Formal Verification: An Essential Toolkit for Modern VLSI Design, Second Edition presents practical approaches for design and validation, with hands-on advice to help working engineers integrate these techniques into their work. Formal Verification (FV) enables a designer to directly analyze and mathematically explore the quality or other aspects of a Register Transfer Level (RTL) design without using simulations. This can reduce time spent validating designs and more quickly reach a final design for manufacturing. Building on a basic knowledge of SystemVerilog, this book demystifies FV and presents the practical applications that are bringing it into mainstream design and validation processes. New sections cover advanced techniques, and a new chapter, The Road To Formal Signoff, emphasizes techniques used when replacing simulation work with Formal Verification. After reading this book, readers will be prepared to introduce FV in their organization to effectively deploy FV techniques that increase design and validation productivity.