Efficient Test Methodologies for High-Speed Serial Links

Efficient Test Methodologies for High-Speed Serial Links
Author :
Publisher : Springer Science & Business Media
Total Pages : 104
Release :
ISBN-10 : 9789048134434
ISBN-13 : 9048134439
Rating : 4/5 (34 Downloads)

Synopsis Efficient Test Methodologies for High-Speed Serial Links by : Dongwoo Hong

Efficient Test Methodologies for High-Speed Serial Links describes in detail several new and promising techniques for cost-effectively testing high-speed interfaces with a high test coverage. One primary focus of Efficient Test Methodologies for High-Speed Serial Links is on efficient testing methods for jitter and bit-error-rate (BER), which are widely used for quantifying the quality of a communication system. Various analysis as well as experimental results are presented to demonstrate the validity of the presented techniques.

CMOS Continuous-Time Adaptive Equalizers for High-Speed Serial Links

CMOS Continuous-Time Adaptive Equalizers for High-Speed Serial Links
Author :
Publisher : Springer
Total Pages : 164
Release :
ISBN-10 : 9783319105635
ISBN-13 : 3319105639
Rating : 4/5 (35 Downloads)

Synopsis CMOS Continuous-Time Adaptive Equalizers for High-Speed Serial Links by : Cecilia Gimeno Gasca

This book introduces readers to the design of adaptive equalization solutions integrated in standard CMOS technology for high-speed serial links. Since continuous-time equalizers offer various advantages as an alternative to discrete-time equalizers at multi-gigabit rates, this book provides a detailed description of continuous-time adaptive equalizers design - both at transistor and system levels-, their main characteristics and performances. The authors begin with a complete review and analysis of the state of the art of equalizers for wireline applications, describing why they are necessary, their types, and their main applications. Next, theoretical fundamentals of continuous-time adaptive equalizers are explored. Then, new structures are proposed to implement the different building blocks of the adaptive equalizer: line equalizer, loop-filters, power comparator, etc. The authors demonstrate the design of a complete low-power, low-voltage, high-speed, continuous-time adaptive equalizer. Finally, a cost-effective CMOS receiver which includes the proposed continuous-time adaptive equalizer is designed for 1.25 Gb/s optical communications through 50-m length, 1-mm diameter plastic optical fiber (POF).

Efficient Test Methodologies for High-Speed Serial Links

Efficient Test Methodologies for High-Speed Serial Links
Author :
Publisher : Springer
Total Pages : 98
Release :
ISBN-10 : 9048134595
ISBN-13 : 9789048134595
Rating : 4/5 (95 Downloads)

Synopsis Efficient Test Methodologies for High-Speed Serial Links by : Hong Dongwoo

Efficient Test Methodologies for High-Speed Serial Links describes in detail several new and promising techniques for cost-effectively testing high-speed interfaces with a high test coverage. One primary focus of Efficient Test Methodologies for High-Speed Serial Links is on efficient testing methods for jitter and bit-error-rate (BER), which are widely used for quantifying the quality of a communication system. Various analysis as well as experimental results are presented to demonstrate the validity of the presented techniques.

Dynamic Neural Networks for Robot Systems: Data-Driven and Model-Based Applications

Dynamic Neural Networks for Robot Systems: Data-Driven and Model-Based Applications
Author :
Publisher : Frontiers Media SA
Total Pages : 301
Release :
ISBN-10 : 9782832552018
ISBN-13 : 2832552013
Rating : 4/5 (18 Downloads)

Synopsis Dynamic Neural Networks for Robot Systems: Data-Driven and Model-Based Applications by : Long Jin

Neural network control has been a research hotspot in academic fields due to the strong ability of computation. One of its wildly applied fields is robotics. In recent years, plenty of researchers have devised different types of dynamic neural network (DNN) to address complex control issues in robotics fields in reality. Redundant manipulators are no doubt indispensable devices in industrial production. There are various works on the redundancy resolution of redundant manipulators in performing a given task with the manipulator model information known. However, it becomes knotty for researchers to precisely control redundant manipulators with unknown model to complete a cyclic-motion generation CMG task, to some extent. It is worthwhile to investigate the data-driven scheme and the corresponding novel dynamic neural network (DNN), which exploits learning and control simultaneously. Therefore, it is of great significance to further research the special control features and solve challenging issues to improve control performance from several perspectives, such as accuracy, robustness, and solving speed.

NASA Technical Memorandum

NASA Technical Memorandum
Author :
Publisher :
Total Pages : 136
Release :
ISBN-10 : MINN:31951P00218701P
ISBN-13 :
Rating : 4/5 (1P Downloads)

Synopsis NASA Technical Memorandum by :

IEEE VLSI Test Symposium

IEEE VLSI Test Symposium
Author :
Publisher :
Total Pages : 498
Release :
ISBN-10 : UOM:39015058299242
ISBN-13 :
Rating : 4/5 (42 Downloads)

Synopsis IEEE VLSI Test Symposium by :

Jitter, Noise, and Signal Integrity at High-Speed

Jitter, Noise, and Signal Integrity at High-Speed
Author :
Publisher : Pearson Education
Total Pages : 443
Release :
ISBN-10 : 9780132797191
ISBN-13 : 0132797194
Rating : 4/5 (91 Downloads)

Synopsis Jitter, Noise, and Signal Integrity at High-Speed by : Mike Peng Li

State-of-the-art JNB and SI Problem-Solving: Theory, Analysis, Methods, and Applications Jitter, noise, and bit error (JNB) and signal integrity (SI) have become today‘s greatest challenges in high-speed digital design. Now, there’s a comprehensive and up-to-date guide to overcoming these challenges, direct from Dr. Mike Peng Li, cochair of the PCI Express jitter standard committee. One of the field’s most respected experts, Li has brought together the latest theory, analysis, methods, and practical applications, demonstrating how to solve difficult JNB and SI problems in both link components and complete systems. Li introduces the fundamental terminology, definitions, and concepts associated with JNB and SI, as well as their sources and root causes. He guides readers from basic math, statistics, circuit and system models all the way through final applications. Emphasizing clock and serial data communications applications, he covers JNB and SI simulation, modeling, diagnostics, debugging, compliance testing, and much more.

Analytical Methodology of Tree Microstrip Interconnects Modelling For Signal Distribution

Analytical Methodology of Tree Microstrip Interconnects Modelling For Signal Distribution
Author :
Publisher : Springer Nature
Total Pages : 233
Release :
ISBN-10 : 9789811505522
ISBN-13 : 9811505527
Rating : 4/5 (22 Downloads)

Synopsis Analytical Methodology of Tree Microstrip Interconnects Modelling For Signal Distribution by : Blaise Ravelo

This book focuses on the modelling methodology of microstrip interconnects, discussing various structures of single-input multiple-output (SIMO) tree interconnects for signal integrity (SI) engineering. Further, it describes lumped and distributed transmission line elements based on single-input single-output (SIMO) models of symmetric and asymmetric trees, and investigates more complicated phenomenon, such as interbranch coupling. The modelling approaches are based on the analytical methods using the Z-, Y- and T-matrices. The established method enables the S-parameters and voltage transfer function of SIMO tree to be determined. Providing illustrative results with frequency and time domain analyses for each tree interconnect structure, the book is a valuable resource for researchers, engineers, and graduate students in fields of analogue, RF/microwave, digital and mixed circuit design, SI and manufacturing engineering.

High Speed Serdes Devices and Applications

High Speed Serdes Devices and Applications
Author :
Publisher : Springer Science & Business Media
Total Pages : 495
Release :
ISBN-10 : 9780387798349
ISBN-13 : 038779834X
Rating : 4/5 (49 Downloads)

Synopsis High Speed Serdes Devices and Applications by : David Robert Stauffer

The simplest method of transferring data through the inputs or outputs of a silicon chip is to directly connect each bit of the datapath from one chip to the next chip. Once upon a time this was an acceptable approach. However, one aspect (and perhaps the only aspect) of chip design which has not changed during the career of the authors is Moore’s Law, which has dictated substantial increases in the number of circuits that can be manufactured on a chip. The pin densities of chip packaging technologies have not increased at the same pace as has silicon density, and this has led to a prevalence of High Speed Serdes (HSS) devices as an inherent part of almost any chip design. HSS devices are the dominant form of input/output for many (if not most) high-integration chips, moving serial data between chips at speeds up to 10 Gbps and beyond. Chip designers with a background in digital logic design tend to view HSS devices as simply complex digital input/output cells. This view ignores the complexity associated with serially moving billions of bits of data per second. At these data rates, the assumptions associated with digital signals break down and analog factors demand consideration. The chip designer who oversimplifies the problem does so at his or her own peril.